JEDEC JESD52

$34.00

STANDARD FOR DESCRIPTION OF LOW VOLTAGE TTL-COMPATIBLE CMOS LOGIC DEVICES

Published by Publication Date Number of Pages
JEDEC 11/01/1995 15
PDF FormatPDF FormatMulti-User-AccessMulti-User AccessPrintablePrintableOnline downloadOnline Download
Category:

Description

JEDEC JESD52 – STANDARD FOR DESCRIPTION OF LOW VOLTAGE TTL-COMPATIBLE CMOS LOGIC DEVICES

This standard describes dc interface specifications and test environment for these devices that operate with 2.7 V to 3.6 V power supplies. The goal is to provide a consistent set of dc specifications for reference by logic suppliers and users alike.

Product Details

Published:
11/01/1995
Number of Pages:
15
File Size:
1 file , 240 KB
Note:
This product is unavailable in Russia, Ukraine, Belarus