JEDEC JESD 36

$34.00

STANDARD DESCRIPTION OF LOW-VOLTAGE TTL-COMPATIBLE, 5 V TOLERANT CMOS LOGIC DEVICES

Published by Publication Date Number of Pages
JEDEC 06/01/1996 15
PDF FormatPDF FormatMulti-User-AccessMulti-User AccessPrintablePrintableOnline downloadOnline Download
Category:

Description

JEDEC JESD 36 – STANDARD DESCRIPTION OF LOW-VOLTAGE TTL-COMPATIBLE, 5 V TOLERANT CMOS LOGIC DEVICES

This standard outlines the standard dc specifications, test conditions, and test loading for logic products that are designed to tolerate input and output voltages which exceed the device’s power supply. More specifically this standardizes 5 V – tolerant logic prducts that run from ‘low voltage’ (2.7 V to 3.6 V) power supplies. Products that meet this standard can be used to effectively interface between LVCMOS/LVTTL and 5 V TTL buses, bridging the gap between low-voltage and 5 V TTL busses.

Product Details

Published:
06/01/1996
Number of Pages:
15
File Size:
1 file , 43 KB
Note:
This product is unavailable in Russia, Ukraine, Belarus